RESEARCH ARTICLE | APRIL 10 2024

# Reduced temperature in lateral $(AI_xGa_{1-x})_2O_3/Ga_2O_3$ heterojunction field effect transistor capped with nanocrystalline diamond $\bigcirc$

Hannah N. Masten 🗹 💿 ; James Spencer Lundh 💿 ; Tatyana I. Feygelson 💿 ; Kohei Sasaki 💿 ; Zhe Cheng 💿 ; Joseph A. Spencer 💿 ; Pai-Ying Liao 💿 ; Jennifer K. Hite 💿 ; Daniel J. Pennachio 💿 ; Alan G. Jacobs 💿 ; Michael A. Mastro 💿 ; Boris N. Feigelson 💿 ; Akito Kuramata 💿 ; Peide Ye 💿 ; Samuel Graham 💿 ; Bradford B. Pate 💿 ; Karl D. Hobart 💿 ; Travis J. Anderson 💿 ; Marko J. Tadjer 💿

Check for updates

Appl. Phys. Lett. 124, 153502 (2024) https://doi.org/10.1063/5.0191771







# Reduced temperature in lateral $(Al_xGa_{1-x})_2O_3/Ga_2O_3$ heterojunction field effect transistor capped with nanocrystalline diamond

Cite as: Appl. Phys. Lett. **124**, 153502 (2024); doi: 10.1063/5.0191771 Submitted: 15 December 2023 · Accepted: 29 March 2024 · Published Online: 10 April 2024

Hannah N. Masten,<sup>1,a)</sup> b James Spencer Lundh,<sup>1</sup> Tatyana I. Feygelson,<sup>2</sup> Kohei Sasaki,<sup>3</sup> Zhe Cheng,<sup>4</sup> Joseph A. Spencer,<sup>2,5</sup> Pai-Ying Liao,<sup>6</sup> Jennifer K. Hite,<sup>2</sup> Daniel J. Pennachio,<sup>2</sup> Alan G. Jacobs,<sup>2</sup> Michael A. Mastro,<sup>2</sup> Boris N. Feigelson,<sup>2</sup> Akito Kuramata,<sup>3</sup> Peide Ye,<sup>6</sup> Samuel Graham,<sup>7</sup> Bradford B. Pate,<sup>2</sup> Karl D. Hobart,<sup>2</sup> Travis J. Anderson,<sup>2</sup> and Marko J. Tadjer<sup>2</sup>

# AFFILIATIONS

<sup>1</sup>National Research Council, Washington, District of Columbia 20375, USA

<sup>2</sup>US Naval Research Laboratory, Washington, District of Columbia 20375, USA

<sup>3</sup>Novel Crystal Technology, Sayama-city, Saitama, Japan

<sup>4</sup>University of Illinois at Urbana-Champaign, Urbana, Illinois 61801, USA

<sup>5</sup>Virginia Polytechnic Institute and State University, Blacksburg, Virginia 24061, USA

<sup>6</sup>Purdue University, West Lafayette, Indiana 47907, USA

<sup>7</sup>University of Maryland, College Park, Maryland 20742, USA

<sup>a)</sup>Author to whom correspondence should be addressed: Hannah.n.masten.ctr@us.navy.mil

# ABSTRACT

The low thermal conductivity of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> is a significant concern for maximizing the potential of this ultra-wide bandgap semiconductor as a power switching device technology. Here, we report on the use of nanocrystalline diamond (NCD) deposited via microwave plasma enhanced chemical vapor deposition (MP-CVD) as a top-side, device-level thermal management solution on a lateral  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> transistor. NCD was grown via MP-CVD on  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructures prior to the gate formation of the field-effect transistor. A reduced growth temperature of 400 °C and a SiN<sub>x</sub> barrier layer were used to protect the oxide semiconductors from etching in the MP-CVD H<sub>2</sub> plasma environment. Raman spectroscopy showed a highly sp<sup>3</sup>-bonded NCD film was obtained at 400 °C, with grain size of about 50–100 nm imaged via atomic force microscopy. The incorporation of the NCD heat-spreading layer resulted in a  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructure field-effect transistor showing a decrease in the total thermal resistance at the gate by 42%. The fabrication process, including the NCD etch in the gate region, will need to be improved to minimize the impact of these processes on important device characteristics (i.e., drain current, threshold voltage, and leakage current).

Published under an exclusive license by AIP Publishing. https://doi.org/10.1063/5.0191771

Significant progress has been made over the years in power devices based on the ultra-wide bandgap semiconductor,  $\beta$ -gallium oxide ( $\beta$ -Ga<sub>2</sub>O<sub>3</sub>). This material attracts attention due to its excellent electrical properties, including its ultra-wide bandgap  $E_{\rm G}$  of 4.6–4.9 eV and high critical field strength  $E_{\rm c}$  of 6–8 MV/cm, and because of the availability of large-area high-quality single crystalline bulk substrates and epiwafers.<sup>1–3</sup> Even though all semiconductor devices are thermally limited,  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> exhibits the lowest thermal conductivity of all relevant semiconductors [highest of 27 W (m K)<sup>-1</sup> in [010] direction<sup>2,3</sup>] considered for electronic device applications. The expectation of very high power densities resulting from the high  $E_{\rm g}$  of Ga<sub>2</sub>O<sub>3</sub> necessitates that a heat extraction mechanism from the active region be implemented. Otherwise, considerable device self-heating will lead to premature device failure.<sup>4–7</sup> β-Ga<sub>2</sub>O<sub>3</sub> device reports over the past decade have not addressed this issue yet.

The development of high-performance  $\beta\text{-}Ga_2O_3\text{-}based$  lateral power devices will require the incorporation of thermal management solutions near the surface, in close proximity to the electron channel, in order to mitigate these thermal issues. Many thermal solutions have been considered including wafer thinning and bonding the  $\beta\text{-}Ga_2O_3$ 



device to higher thermally conductive substrates (i.e., 4H-SiC or diamond).<sup>8-12</sup> Top-sided solutions, including heat-spreading layers, have been shown to be especially useful for lateral devices as the majority of the heat is generated near the surface of the wafer within the transistor active region.<sup>5</sup> Previously, we have demonstrated temperature reduction in the active region of a  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub> heterojunction field effect transistor (HFET) with the incorporation of a sputtered-AlN heat-spreading layer.<sup>13</sup> Diamond has been extensively explored for heat spreading in GaN devices due to its high thermal conductivity<sup>14–26</sup> and its incorporation in a similar lateral HFET as in Ref. 18.

Nanocrystalline diamond (NCD) has been proposed to be an excellent candidate for a heat-spreading layer in wide bandgap devices due to its high thermal conductivity  $[200-1500 \text{ W} (\text{m K})^{-1}$  depending on thickness], conformal growth across three-dimensional surfaces, small crystallite size (<100 nm), and low surface roughness (1-20 nm rms).<sup>15</sup> Chemical vapor deposition (CVD) of NCD can be performed by a variety of methods including hot-filament CVD (HF-CVD), microwave-plasma enhanced CVD (MP-CVD), DC glow discharge, and electron cyclotron resonance.<sup>14,16</sup> MP-CVD is a technique predominantly used for high quality, contamination-free diamond growth for single-crystalline, polycrystalline, nanocrystalline, and ultrananocrystalline diamond. The chemistry for NCD growth consists of methane (CH<sub>4</sub>) precursor diluted in H<sub>2</sub>, and the CH<sub>4</sub>/H<sub>2</sub> ratio plays important role in defining the resulting properties of the CVD NCD films.<sup>17</sup> Previously, diamond grown by CVD has been incorporated into AlGaN/GaN devices either as a substrate (polycrystalline diamond) or as a top-side coating (NCD) and has resulted in improved device performance.18

Growth of NCD on  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> presents such challenges of etching the Ga<sub>2</sub>O<sub>3</sub> in H<sub>2</sub> plasma, necessitating a reduced growth temperature and the use of a barrier dielectric such as SiN<sub>x</sub> or SiO<sub>2</sub>.<sup>6,29</sup> Reducing the growth temperature of NCD will result in a slower growth rate and typically leads to an increased concentration of sp<sup>2</sup>-bonded carbon.<sup>6</sup> Low-temperature growth of diamond has been explored in the literature in the past.<sup>30–33</sup> Stiegler *et al.* showed crystalline CVD diamond growth at temperatures as low as 360 °C using a 2% CH<sub>4</sub>/H<sub>2</sub> ratio and no additional oxygen in the plasma chemistry.<sup>31</sup> At higher CH<sub>4</sub>/H<sub>2</sub> ratio, the NCD film transitioned into a "cauliflower" regime, typically characterized by a smaller crystallite size and voids in between grains.<sup>34</sup> As the growth temperature was reduced, the diamond Raman peak measured at 1333 cm<sup>-1</sup> in samples became less distinguishable from the non-sp<sup>3</sup> background signal around  $1500 \text{ cm}^{-1}$ . Kriele *et al.* showed that non-sp<sup>3</sup> peaks (i.e., graphite and transpolyacetylene signals) can be significantly reduced by using a CH<sub>4</sub>/H<sub>2</sub> ratio of up 1%.<sup>4</sup> Furthermore, it is well known that nanodiamond grain evolution can be assisted when a small amount of oxygen in the plasma etching smaller grains, allowing surviving columns the space to expand faster, result in increased grain size and thus improved diamond quality.<sup>35</sup> For example, Schmidt et al. performed detailed quadrupole mass spectrometry (QMS) gas-phase analysis during microwave-plasma CVD of diamond.<sup>36</sup> The improvement in the diamond quality, determined by the ratio of the diamond/non-diamond Raman peak intensities, was shown at an  $\mathrm{O}_2$  flow rate of about 1.8% (2 sccm  $\mathrm{O}_2$ , 100 sccm  $\mathrm{H}_2$ , and 6 sccm CH<sub>4</sub>). The drawback of this growth process is that the transfer of carbon from the methane precursor must overcome the competing process of carbon etched by the oxygen, resulting in a reduced growth rate as shown in Fig. 10 in Schmidt's work.<sup>36</sup> This is significant when modifications of gas chemistry for the purpose of improving thermal conductivity, particularly for low growth temperature regimes, are proposed since NCD thermal conductivity is dependent on the total thickness and thus growth rate.<sup>31</sup> In this work, we grow NCD at 400 °C without the use of oxygen and preserve sp<sup>3</sup>-bonding, as shown by Raman spectroscopy, by keeping the CH<sub>4</sub>/H<sub>2</sub> ratio sufficiently low to preserve the transfer of carbon from the methane precursor into highly covalently bonded NCD. We demonstrate an NCD-capped  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructure field-effect transistor (HFET) as a potential solution for top-side device-level thermal management for  $Ga_2O_3$  power devices.

The fabricated NCD-capped  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> device cross section schematic is shown in Fig. 1(a).  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructures were grown via ozone-assisted molecular beam epitaxy (O<sub>3</sub>-MBE), which consists of a 125 nm thick unintentionally doped (UID) Ga<sub>2</sub>O<sub>3</sub> layer, followed by a 28 nm thick (Al<sub>0.19</sub>Ga<sub>0.81</sub>)<sub>2</sub>O<sub>3</sub> barrier layer on an Fe-doped (010) Ga<sub>2</sub>O<sub>3</sub> substrate.<sup>38,39</sup> The (Al<sub>0.19</sub>Ga<sub>0.81</sub>)<sub>2</sub>O<sub>3</sub> layer was delta-doped with Si ~3 nm above the interface. These layers were continuously grown in the MBE reactor to prevent unintentional Si from accumulating at the HFET interface. Net free carrier concentration of the heterostructure extracted by electrochemical C-V method is shown in Fig. 1(b). Ohmic source/drain contacts were formed using Si ion implantation with an activation anneal of 30 min at 925 °C in N<sub>2</sub> and e-beam evaporation of Ti/Au with a metallization anneal of 1 min at 470 °C in N<sub>2</sub>.



FIG. 1. (a) Cross-section schematic of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> HFET with NCD heat-spreading layer. (b) Net doping concentration of the O<sub>3</sub>-MBE grown heterostructure extracted by C-V. (c) HAADF-STEM of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructure after NCD growth.

Prior to NCD growth, a ~50 nm thick SiN<sub>x</sub> layer was deposited by plasma-enhanced chemical vapor deposition (PECVD) at 400 °C to protect the Ga<sub>2</sub>O<sub>3</sub> from damage caused by the H<sub>2</sub> plasma during the NCD growth.<sup>6</sup> The NCD layer was then grown by MP-CVD in a three-step process.<sup>14,16</sup> A seeding method using detonation nanodiamond powder creates the NCD nucleation sites.<sup>15</sup> The growth process started with seeded sample being placed into the growth chamber and pretreated at 100 °C in hydrogen atmosphere at 15 Torr for 1 h. NCD growth was then performed using a 1.5% CH<sub>4</sub>/H<sub>2</sub> concentration at a temperature of 400 °C, pressure of 15 Torr, and power of 800 W for ~6 h, resulting in an NCD film thickness of ~100 nm.<sup>17</sup> Both SiN<sub>x</sub> and NCD layers were continuous across the sample. Figure 1(c) shows a high-angle annular dark field scanning transmission electron microscopy (HAADF-STEM) image of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructures after NCD growth.

The SiN<sub>x</sub>/NCD stack was then removed from the gate region and the source/drain probing pads. Because the NCD layer was thin and insulating, reference devices with the gate metal on top of the NCD ("Gate on NCD") were fabricated as well. An additional 100 nm thick PECVD SiN<sub>x</sub> layer was deposited on the NCD film to act as a hard mask for the plasma dry etching process. O<sub>2</sub> plasma (ICP 1000 W, RF 100 W) and SF<sub>6</sub> (ICP 200 W, RF 50 W) were used to etch the NCD and SiN<sub>x</sub> layers, respectively.<sup>40</sup> A 22 nm thick HfO<sub>2</sub> gate dielectric was deposited by atomic layer deposition (ALD), and finally, the gate contacts were formed by liftoff of a 20/200 nm thick e-beam evaporated Ni/Au stack. Figure 2(a) shows a secondary electron microscopy



FIG. 2. (a) FIB SEM cross-sectional image of the gate region of the fabricated HFET. (b) SEM image of NCD grown on the  $\beta$ -Ga\_2O\_3 device. (c) Raman spectroscopy showing the diamond peak at  $\sim\!1330\,{\rm cm^{-1}}$  indicating the sp^3-bonded carbon and inset showing an AFM image of a witness  $\beta$ -Ga\_2O\_3 sample. Grain size averages between 50 and 100 nm, and rms roughness is  $\sim\!10$  nm.

(SEM) image of a focused ion beam (FIB) cross section of the gate in an "MOS Gate" device. The various layers can be seen in the energy dispersive spectroscopy image of the source side of the gate in Fig. S1 in the supplementary material. The room temperature specific contact resistivity, mobility, sheet carrier concentration, and sheet resistance of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructures after NCD growth were measured to be  $4.3 \times 10^{-4} \Omega \times cm^2$ ,  $54 cm^2/V \cdot s$ ,  $1.26 \times 10^{13} cm^{-2}$ , and  $9.1 k\Omega/\Box$ , respectively.

The SEM image of the NCD film grown on the delta-doped HFET sample in Fig. 2(b) shows a continuous NCD layer was grown at this reduced temperature of 400 °C without large voids in between the grains typically observed in cauliflower NCD films. From the atomic force microscope (AFM) image of a witness Ga<sub>2</sub>O<sub>3</sub> sample [inset of Fig. 2(c)], the average grain size is estimated to range from 50 to 100 nm and an RMS roughness of ~10 nm was measured. Thicker NCD growth on Ga<sub>2</sub>O<sub>3</sub> is planned in follow-up experiments in order to rigorously quantify NCD grain size and texture using x-ray diffraction (XRD), scanning transmission electron microscopy (STEM), precession electron diffraction (PED), and electron backscattering diffraction (EBSD) methods.<sup>41–43</sup> Raman spectroscopy of the NCD-capped HFET [Fig. 2(c)], a rapid NCD characterization technique, indicated a high quality NCD layer with sp<sup>3</sup>-bonded carbon based on the sharp Raman mode at  $\sim$ 1332 cm<sup>-1</sup> and suppressed trans-polyacetylene and G-peaks as a result of the low CH<sub>4</sub>/H<sub>2</sub> ratio during NCD growth.<sup>16,4</sup>

Figures 3(a) and 3(b) show the DC transfer and output characteristic for the NCD-capped  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> HFET labeled "MOS gate." A low on-state  $I_{D,max}$  of 4.7 mA/mm at a  $V_{DS}$  of 5 V, and threshold voltage  $(V_{\text{th}})$  of 6 V were measured [Fig. 3(a)]. While no significant over-etching was observed in the cross-sectional SEM image of the "MOS gate," the SF<sub>6</sub>-plasma may have impacted the  $(Al_xGa_{1-x})_2O_3$  barrier within the gate region when removing the SiN<sub>x</sub> interlayer. Output characteristics show lower ID as well as significant increase in on-resistance possibly due to fluorination of the  $(Al_xGa_{1-x})_2O_3$  barrier from exposure to the SF<sub>6</sub>-plasma. Threshold voltage control due to fluoride-based plasma treatments has been extensively reported for GaN HEMTs.<sup>46,47</sup> Deposition of gate dielectric prior to SiN<sub>x</sub> barrier could be one mitigating approach.<sup>48</sup> Ideally, it would be beneficial to increase diamond growth temperature in our future experiments. The higher growth temperature could be detrimental to the ALD gate dielectric properties, though, in this case.

In contrast, DC transfer and output measurements are shown in Figs. 3(c) and 3(d) for a reference "Gate on NCD" device still capped with NCD within the gate region. On-state  $I_D$  at the same  $V_{DS}$  of 5 V is 21 mA/mm [Fig. 3(c)], and output curves show  $I_D$  is over 20× higher compared to the "MOS Gate" device. The higher  $I_D$  for the "Gate on NCD" device can be attributed to the  $(Al_xGa_{1-x})_2O_3$  barrier in the gate region not being exposed to the SF<sub>6</sub> plasma required to remove the  $SiN_x$  barrier layer. An uncapped reference HFET device characteristics from a sister sample on which  $SiN_x$  and NCD were not deposited are shown in Figs. 3(e) and 3(f).<sup>13</sup> The extracted  $V_{\rm th}$  of the reference sample was -23 V. Although the current density was maintained in the "Gate on NCD" device compared to the reference device, the disadvantage of this structure with the additional layers in the gate region was the significant negative threshold voltage shift to a  $V_{\rm th}$  of -40 V. The output characteristics in Fig. 3(d) do not show current saturation, which may be due to reduced 2DEG density control by the gate field at higher drain biases caused by the additional NCD and SiN<sub>x</sub> layers over



**FIG. 3.** (a) DC transfer and (b) output characteristics of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> HFET with the MOS gate. (c) DC transfer and (b) output characteristics of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> HFET with the gate on NCD. (e) DC transfer and (f) output characteristics of the  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> reference HFET. All devices have the following geometry:  $L_{GS} = 2.5 \ \mu m$ ,  $L_{GD} = 10 \ \mu m$ , and  $W_G = 75 \ \mu m$ .

the channel. The NCD/SiN<sub>x</sub> stack etch process in the gate region will need to be optimized in order to achieve the higher drain current while maintaining a reasonable threshold voltage.

Both "MOS gate" and "Gate on NCD" devices do show a higher off-state leakage current compared to the reference device. After the NCD growth at 400 °C, we may be activating an additional conduction path through the Si peak at the Ga2O3 buffer/substrate interface as shown in Fig. 1(b); this could be mitigated in future iterations by growing a thicker Ga<sub>2</sub>O<sub>3</sub> buffer layer. Another possibility could be hydrogen from the CH<sub>4</sub>/H<sub>2</sub> plasma during NCD CVD growth incorporating into the device layers and increasing the conductivity, as hydrogen interstitials have been reported to act as a shallow donor in  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>.<sup>4</sup> A significant drop in Hall mobility was observed from 83 to 54 cm<sup>2</sup>/ V·s, measured before and after NCD growth, respectively. The higher off-state leakage and reduction in Hall mobility may indicate the need to continue using a lower NCD growth temperature (e.g., 400 °C) to avoid further device degradation. Additional electrical data, including gate leakage, isolation currents, and Hall measurements, are provided in the supplementary material.

Thermal measurements were performed using a TMX Scientific T°Imager (532 nm, 100× objective); the power dissipated was monitored using an oscilloscope, and the base temperature was maintained at 20 °C. A measurement delay of 5 ms was employed to allow the device to reach a steady-state thermal condition before measuring the operating temperature rise.<sup>12</sup> Figure 4(a) shows the temperature rise across the NCD-capped HFET compared to the reference uncapped HFET at a power density of ~1.6 W/mm ( $V_{\rm GS}$  = 0 V) with the inset showing the thermoreflectance image of the NCD-capped HFET. Figure 4(b) shows the average temperature rise at the gate as a function of power density where the slope corresponds to the device thermal resistance. A 42% reduction in the thermal resistance at the gate electrode was observed with the incorporation of the NCD heat-spreading layer when compared to a reference uncapped HFET.<sup>13</sup>

To evaluate the thermal conductivity of the NCD film and thermal boundary resistance (TBR) of the associated interfaces, time domain thermoreflectance (TDTR) was used. TDTR is a wellestablished optical pump-probe method for measuring thermal



FIG. 4. (a) Temperature rise across the NCD-capped HFET compared to a reference HFET at 1.6 W/mm ( $V_{GS} = 0$  V). Inset shows the thermoreflectance image of the NCD-capped HFET at a power density of 1.6 W/mm. (b) Average temperature rise of the gate vs power density for NCD-capped and reference (uncapped) HFETs with the extracted thermal resistances.



FIG. 5. (a) Electric field (*E*) simulations ( $V_{DS} = 8$  V,  $V_{GS} = 0$  V) for (a) the reference device and (b) the SiN<sub>x</sub>/NCD-capped device.

properties of thin films and interfaces.<sup>50,51</sup> For sample preparation, a thin film metal transducer is deposited onto the surface of the sample. In this study, the transducer was 80 nm of Al deposited via e-beam evaporation. In the current TDTR experimental setup, a single laser (Ti:sapphire, 800 nm) is used to both periodically heat the sample surface (pump beam path) and measure the change in reflectivity of the metal transducer (probe beam path). The incident laser passes through a polarizing beam splitter to divide the laser into the pump and probe beam paths. The frequency of the pump beam is then doubled to 400 nm for surface heating, and the probe beam passes through a mechanical delay stage to measure the thermal response (change in reflectivity) with picosecond temporal resolution. A diffusive heat conduction model is subsequently used to fit thermal conductivity and TBR.<sup>50,51</sup> For the Al/NCD/SiN<sub>x</sub>/Ga<sub>2</sub>O<sub>3</sub> sample, a sensitivity analysis revealed extremely low sensitivity to the thermal conductivity of the NCD film, and the measurement sensitivity was dominated by the SiN<sub>x</sub> interlayer and the NCD/SiN<sub>x</sub>/Ga<sub>2</sub>O<sub>3</sub> interfaces. This indicates that the thermal resistance of the SiNx interlayer and NCD/SiNx/ Ga<sub>2</sub>O<sub>3</sub> interfaces is significantly larger than that of the NCD film. As such, the measured thermal resistance of 51 m<sup>2</sup> K/GW comprised the NCD film, SiNx interlayer, and NCD/SiNx/Ga2O3 interfaces. Additional information on the sensitivity analysis and data fitting is available in the supplementary material. Significantly thicker NCD

layers are needed for accurate thermal conductivity analysis of low-temperature NCD.

In addition to thermal benefits, the higher dielectric relative permittivity compared to air of the NCD and the SiN<sub>x</sub> layers, 5.5<sup>44</sup> and ~10, respectively, leads to improved field management within the  $(Al_xGa_{1-x})_2O_3$  layer. Silvaco simulation results show spreading of the electric field (*E*) within the  $(Al_xGa_{1-x})_2O_3$  layer due to the implementation of the SiN<sub>x</sub>/NCD film stack [Fig. 5(b)] compared to the reference uncapped device [Fig. 5(a)]. The devices in these simulations were biased at  $V_{\rm DS} = 8$  V and  $V_{\rm GS} = 0$  V. This electrothermal management technique will become more effective with optimization of the NCD layer, including using a higher deposition temperature, growing a thicker NCD layer, and reducing the thickness of the SiN<sub>x</sub> interlayer.<sup>44</sup>

Here, we report the results of a nanocrystalline-diamond capped  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> device and the resulting reduction in device operating temperature. A heat-spreading NCD layer of 100 nm was grown using microwave plasma enhanced CVD on a partially processed  $\beta$ -(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> heterostructure device. The 50 nm SiN<sub>x</sub> interlayer was crucial to avoid hydrogen plasma damaging the β-Ga<sub>2</sub>O<sub>3</sub>. A significant reduction in drain current was observed when removing the NCD/SiNx stack from the gate region with plasma etching, but drain current was maintained when the gate was formed on top of the NCD/SiN<sub>x</sub> stack. Incorporation of the NCD-capping layer resulted in a 42% reduction of thermal resistance at the gate, which shows the promise of this technique as a thermal management solution for β-Ga<sub>2</sub>O<sub>3</sub>-based power devices. These results outline two paths forward for future works. On the one hand, we could continue using a low (400-500 °C) NCD growth temperature and form the gate prior to NCD growth; this would avoid the need for plasma etching in the active region. The other path forward includes increasing the growth temperature of the NCD, which increases the growth rate; this would allow us to grow thicker NCD films prior to gate deposition and optimize its thermal properties. With higher growth temperatures, we would need to improve the etch of the NCD/protective layer (SiN<sub>x</sub>) stack and possibly investigate other protective layers that would better impede hydrogen incorporation into the Ga<sub>2</sub>O<sub>3</sub>.

See the supplementary material for additional information, including energy dispersive spectroscopy image of the NCD-capped  $Ga_2O_3$  device (Fig. S1), additional electrical data (Figs. S2–S4, Table S1), TDTR setup, sensitivity analysis, and analysis (Table S2, Figs. S5 and S6), and full schematics of the Silvaco simulations (Fig. S7).

H.N.M. and J.S.L gratefully acknowledge support by the NRC postdoctoral fellowship program. Research at the NRL was supported by the ONR. Research at NCT, Inc., was partially supported by ONR Global.

# AUTHOR DECLARATIONS

# **Conflict of Interest**

The authors have no conflicts to disclose.

# **Author Contributions**

Hannah N. Masten: Data curation (equal); Formal analysis (equal); Investigation (equal); Writing – original draft (equal); Writing – review & editing (equal). James Spencer Lundh: Data curation (equal);

ARTICLE

Formal analysis (equal); Investigation (equal); Writing - review & editing (equal). Tatyana I. Feygelson: Conceptualization (equal); Formal analysis (equal); Investigation (equal); Methodology (equal); Writing review & editing (equal). Kohei Sasaki: Data curation (equal); Methodology (equal); Resources (equal). Zhe Cheng: Data curation (equal); Formal analysis (equal); Writing - review & editing (equal). Joseph A. Spencer: Data curation (equal); Investigation (equal). Pai-Ying Liao: Resources (equal). Jennifer K. Hite: Data curation (equal); Investigation (equal). Daniel J. Pennachio: Data curation (equal); Formal analysis (equal); Investigation (equal); Writing - review & editing (equal). Alan G. Jacobs: Conceptualization (equal); Formal analysis (equal); Investigation (equal); Methodology (equal). Michael A. Mastro: Data curation (equal); Formal analysis (equal); Investigation (equal); Writing - review & editing (equal). Boris N. Feigelson: Conceptualization (equal); Methodology (equal). Akito Kuramata: Methodology (equal); Resources (equal). Peide Ye: Resources (equal). Samuel Graham: Conceptualization (equal); Investigation (equal); Resources (equal); Writing - review & editing (equal). Bradford B. Pate: Conceptualization (equal); Investigation (equal); Methodology (equal). Karl D. Hobart: Conceptualization (equal); Funding acquisition (equal); Methodology (equal); Supervision (equal); Writing review & editing (equal). Travis J. Anderson: Conceptualization (equal); Funding acquisition (equal); Methodology (equal). Marko J. Tadjer: Conceptualization (equal); Formal analysis (equal); Funding acquisition (equal); Investigation (equal); Methodology (equal); Project administration (equal); Supervision (equal); Writing - review & editing (equal).

## DATA AVAILABILITY

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### REFERENCES

- <sup>1</sup>M. Higashiwaki, K. Sasaki, A. Kuramata, T. Masui, and S. Yamakoshi, "Development of gallium oxide power devices," Phys. Status Solidi A **211**(1), 21–26 (2014).
- <sup>2</sup>M. Higashiwaki, K. Sasaki, H. Murakami, Y. Kumagai, A. Koukitu, A. Kuramata, T. Masui, and S. Yamakoshi, "Recent progress in Ga<sub>2</sub>O<sub>3</sub> power devices," Semicond. Sci. Technol. **31**(3), 034001 (2016).
- <sup>3</sup>A. J. Green, J. Speck, G. Xing, P. Moens, F. Allerstam, K. Gumaelius, T. Neyer, A. Arias-Purdue, V. Mehrotra, A. Kuramata, K. Sasaki, S. Watanabe, K. Koshi, J. Blevins, O. Bierwagen, S. Krishnamoorthy, K. Leedy, A. R. Arehart, A. T. Neal *et al.*, "β-Gallium oxide power electronics," APL Mater. **10**(2), 029201 (2022).
- <sup>4</sup>Z. Cheng, L. Yates, J. Shi, M. J. Tadjer, K. D. Hobart, and S. Graham, "Thermal conductance across  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>-diamond van der Waals heterogeneous interfaces," APL Mater. 7(3), 031118 (2019).
- <sup>5</sup>K. D. Chabak, K. D. Leedy, A. J. Green, S. Mou, A. T. Neal, T. Asel, E. R. Heller, N. S. Hendricks, K. Liddy, A. Crespo, N. C. Miller, M. T. Lindquist, N. A. Moser, R. C. Fitch, D. E. Walker, D. L. Dorsey, and G. H. Jessen, "Lateral β-Ga<sub>2</sub>O<sub>3</sub> field effect transistors," Semicond. Sci. Technol. **35**(1), 013002 (2020).
- $^{6}$ M. Malakoutian, Y. Song, C. Yuan, C. Ren, J. S. Lundh, R. M. Lavelle, J. E. Brown, D. W. Snyder, S. Graham, S. Choi, and S. Chowdhury, "Polycrystalline diamond growth on  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> for thermal management," Appl. Phys. Express 14(5), 055502 (2021).
- <sup>7</sup>R. H. Montgomery, Y. Zhang, C. Yuan, S. Kim, J. Shi, T. Itoh, A. Mauze, S. Kumar, J. Speck, and S. Graham, "Thermal management strategies for gallium oxide vertical trench-fin MOSFETs," J. Appl. Phys. **129**(8), 085301 (2021).
- <sup>8</sup>Y. Song, A. Bhattacharyya, A. Karim, D. Shoemaker, H. L. Huang, S. Roy, C. McGray, J. H. Leach, J. Hwang, S. Krishnamoorthy, and S. Choi, "Ultra-wide

band gap Ga<sub>2</sub>O<sub>3</sub>-on-SiC MOSFETs," ACS Appl. Mater. Interfaces 15(5), 7137-7147 (2023).

- <sup>9</sup>Y. Song, D. Shoemaker, J. H. Leach, C. McGray, H. L. Huang, A. Bhattacharyya, Y. Zhang, C. U. Gonzalez-Valle, T. Hess, S. Zhukovsky, K. Ferri, R. M. Lavelle, C. Perez, D. W. Snyder, J. P. Maria, B. Ramos-Alvarado, X. Wang, S. Krishnamoorthy, J. Hwang *et al.*, "Ga<sub>2</sub>O<sub>3</sub>-on-SiC composite wafer for thermal management of ultrawide bandgap electronics," ACS Appl. Mater. Interfaces 13(34), 40817–40829 (2021).
- <sup>10</sup>W. Xu, Y. Wang, T. You, X. Ou, G. Han, H. Hu, S. Zhang, F. Mu, T. Suga, Y. Zhang, Y. Hao, and X. Wang, "First demonstration of waferscale heterogeneous integration of Ga<sub>2</sub>O<sub>3</sub> MOSFETs on SiC and Si substrates by ion-cutting process," in *IEEE International Electron Devices Meeting* (IEEE, 2019).
- <sup>11</sup>Y. Wang, W. Xu, G. Han, T. You, F. Mu, H. Hu, Y. Liu, X. Zhang, H. Huang, T. Suga, X. Ou, X. Ma, and Y. Hao, "Channel properties of Ga<sub>2</sub>O<sub>3</sub>-on-SiC MOSFETs," IEEE Trans. Electron Devices **68**(3), 1185–1189 (2021).
- <sup>12</sup>S. H. Kim, D. Shoemaker, A. J. Green, K. D. Chabak, K. J. Liddy, S. Graham, and S. Choi, "Transient thermal management of a β-Ga<sub>2</sub>O<sub>3</sub> MOSFET using a double-side diamond cooling approach," IEEE Trans. Electron Devices **70**(4), 1628 (2023).
- <sup>13</sup>J. S. Lundh, H. N. Masten, K. Sasaki, A. G. Jacobs, Z. Cheng, J. Spencer, L. Chen, J. Gallagher, A. D. Koehler, K. Konishi, S. Graham, A. Kuramata, K. D. Hobart, and M. J. Tadjer, "AlN-capped β-(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub> heterostructure field-effect transistors for near-junction thermal management of next generation power devices," in *Device Research Conference Conference Digest, DRC* (IEEE, 2022), Vol. 2022.
- <sup>14</sup>O. A. Williams, "Nanocrystalline diamond," Diamond Related Mater. 20(5-6), 621-640 (2011).
- <sup>15</sup>T. I. Feygelson, M. J. Tadjer, K. D. Hobart, T. J. Anderson, and B. B. Pate, "Reduced-stress nanocrystalline diamond films for heat spreading in electronic devices," in *Thermal Management of Gallium Nitride Electronics* (Elsevier, 2022), pp. 275–294.
- <sup>16</sup>J. E. Butler and A. V. Sumant, "The CVD of nanodiamond materials," Chem. Vap. Deposition 14(7–8), 145–160 (2008).
- <sup>17</sup>J. Philip, P. Hess, T. Feygelson, J. E. Butler, S. Chattopadhyay, K. H. Chen, and L. C. Chen, "Elastic, mechanical, and thermal properties of nanocrystalline diamond films," J. Appl. Phys. **93**(4), 2164–2171 (2003).
- <sup>18</sup>F. Ejeckam, D. Francis, F. Faili, D. Twitchen, B. Bolliger, D. Babic, and J. Felbinger, "S2-T1: GaN-on-diamond: A brief history," in *Lester Eastman Conference on High Performance Devices (LEC)* (IEEE, 2014).
- <sup>19</sup>M. J. Tadjer, T. J. Anderson, M. G. Ancona, P. E. Raad, P. Komarov, T. Bai, J. C. Gallagher, A. D. Koehler, M. S. Goorsky, D. A. Francis, K. D. Hobart, and F. J. Kub, "GaN-On-diamond HEMT technology with T<sub>AVG</sub>=176 C at P<sub>DC,max</sub>=56 W/mm measured by transient thermoreflectance imaging," IEEE Electron Device Lett. 40(6), 881–884 (2019).
- <sup>20</sup>M. J. Tadjer, T. J. Anderson, K. D. Hobart, T. I. Feygelson, J. D. Caldwell, C. R. Eddy, F. J. Kub, J. E. Butler, B. Pate, and J. Melngailis, "Reduced self-heating in AlGaN/GaN HEMTs using nanocrystalline diamond heat-spreading films," IEEE Electron Device Lett. 33(1), 23–25 (2012).
- <sup>21</sup>M. J. Tadjer and T. J. Anderson, *Thermal Management of Gallium Nitride Electronics* (Elsevier Science, 2022), pp. 1–477.
- <sup>22</sup>M. Seelmann-Eggebert, P. Meisen, F. Schaudel, P. Koidl, A. Vescan, and H. Leier, "Heat-spreading diamond films for GaN-based high-power transistor devices," Diamond Related Mater. **10**(3–7), 744–749 (2001).
- <sup>23</sup>G. H. Jessen, J. K. Gillespie, G. D. Via, A. Crespo, D. Langley, G. J. Wasserbauer, F. Faili, D. Francis, D. Babic, F. Ejeckam, and S. Guo, "AlGaN/GaN HEMT on diamond technology demonstration," in *IEEE Compound Semiconductor Integrated Circuit Symposium* (IEEE, 2006).
- <sup>24</sup>D. Francis, F. Faili, D. Babić, F. Ejeckam, A. Nurmikko, and H. Maris, "Formation and characterization of 4-inch GaN-on-diamond substrates," Diamond Related Mater. **19**, 229–233 (2009).
- <sup>25</sup>P. C. Chao, K. Chu, C. Creamer, J. Diaz, T. Yurovchak, M. Shur, R. Kallaher, C. McGray, G. D. Via, and J. D. Blevins, "Low-temperature bonded GaN-on-diamond HEMTs with 11 W/mm output power at 10 GHz," IEEE Trans Electron Devices 62(11), 3658–3664 (2015).
- <sup>26</sup>M. Alomari, M. Dipalo, S. Rossi, M.-A. Diforte-Poisson, S. Delage, J.-F. Carlin, N. Grandjean, C. Gaquiere, L. Toth, B. Pecz, and E. Kohn, "Diamond

29 April 2024 18:07:25

overgrown InAlN/GaN HEMT," Diamond Related Mater. 20(4), 604–608 (2011).

- <sup>27</sup>F. Mu and T. Suga, "Room temperature GaN-diamond bonding for high-power GaN-on-diamond devices," Scr. Mater. **150**, 148–151 (2018).
- <sup>28</sup>T. J. Anderson, K. D. Hobart, M. J. Tadjer, A. D. Koehler, E. A. Imhoff, J. K. Hite, T. I. Feygelson, B. B. Pate, C. R. Eddy, and F. J. Kub, "Nanocrystalline diamond integration with III-nitride HEMTs," ECS J. Solid State Sci. Technol. 6(2), Q3036–Q3039 (2017).
- <sup>29</sup>S. Mandal, K. Arts, H. C. M. Knoops, J. A. Cuenca, G. M. Klemencic, and O. A. Williams, "Surface zeta potential and diamond growth on gallium oxide single crystal," Carbon 181, 79–86 (2021).
- <sup>30</sup>V. Goyal, A. V. Sumant, D. Teweldebrhan, and A. A. Balandin, "Direct low-temperature integration of nanocrystalline diamond with GaN substrates for improved thermal management of high-power electronics," Adv. Funct. Mater. 22(7), 1525–1530 (2012).
- <sup>31</sup>M. Malakoutian, X. Zheng, K. Woo, R. Soman, A. Kasperovich, J. Pomeroy, M. Kuball, and S. Chowdhury, "Low thermal budget growth of near-isotropic diamond grains for heat spreading in semiconductor devices," Adv. Funct. Mater. 32(47), 2208997 (2022).
- <sup>32</sup>J. Stiegler, T. Lang, M. Nygåtrd-Ferguson, Y. Von Kaenel, and E. Blank, "Low temperature limits of diamond film growth by microwave plasma-assisted CVD," Diamond Related Mater. 5(3–5), 226–230 (1996).
- <sup>33</sup>Y. Muranaka, H. Yamashita, and H. Miyadera, "Characterization of diamond films synthesized in the microwave plasmas of CO/H<sub>2</sub> and CO/O<sub>2</sub>/H<sub>2</sub> systems at low temperatures (403–1023 K)," J. Appl. Phys. **69**(12), 8145–8153 (1991).
- <sup>34</sup>J. Millán-Barba, A. Taylor, H. Bakkali, R. Alcantara, F. Lloret, R. G. de Villoria, M. Dominguez, V. Mortet, M. Gutiérrez, and D. Araújo, "Low temperature growth of nanocrystalline diamond: Insight thermal property," Diamond Related Mater. **137**, 110070 (2023).
- <sup>35</sup>T. Kawato and K. Kondo, "Effects of oxygen on CVD diamond synthesis," Jpn. J. Appl. Phys., Part 1 26(9R), 1429 (1987).
- <sup>36</sup>I. Schmidt, C. Benndorf, and P. Joeris, "Gas phase composition and film properties of hot filament diamond synthesis from CH<sub>4</sub>-H<sub>2</sub>-O<sub>2</sub> gas mixtures,"
  <u>Diamond Related Mater.</u> 4(5–6), 725–729 (1995).
- <sup>37</sup>F. M. Cerio, W. A. Weimer, and C. E. Johnson, "Diamond growth using carbon monoxide as a carbon source," J. Mater. Res. 7(5), 1195–1203 (1992).
- <sup>38</sup>M. J. Tadjer, K. Sasaki, D. Wakimoto, T. J. Anderson, M. A. Mastro, J. C. Gallagher, A. G. Jacobs, A. L. Mock, A. D. Koehler, M. Ebrish, K. D. Hobart, and A. Kuramata, "Delta-doped β-(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub> heterostructure field-effect transistors by ozone molecular beam epitaxy," J. Vac. Sci. Technol. A 39(3), 033402 (2021).

- <sup>39</sup>K. Sasaki, A. Kuramata, T. Masui, E. G. Villora, K. Shimamura, and S. Yamakoshi, "Device-quality β-Ga<sub>2</sub>O<sub>3</sub> epitaxial films fabricated by ozone molecular beam epitaxy," Appl. Phys. Express 5(3), 035502 (2012).
- <sup>40</sup>H. N. Masten, J. S. Lundh, J. A. Spencer, T. Feygelson, J. Hite, D. Pennachio, A. G. Jacobs, B. Feygelson, K. Sasaki, A. Kuramata, P.-Y. Liao, P. Ye, B. Pate, K. D. Hobart, T. J. Anderson, and M. J. Tadjer, "11.4 nanocrystalline diamondcapped β-(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub> heterostructure field-effect transistor," in CS Mantech (CS Mantech, 2023).
- <sup>41</sup>P. Scherrer, "Nachr Ges wiss goettingen," Math. Phys. 2, 98–100 (1918).
- <sup>42</sup>T. Bai, Y. Wang, T. I. Feygelson, M. J. Tadjer, K. D. Hobart, N. J. Hines, L. Yates, S. Graham, J. Anaya, M. Kuball, and M. S. Goorsky, "Diamond seed size and the impact on chemical vapor deposition diamond thin film properties," ECS J. Solid State Sci. Technol. 9(5), 053002 (2020).
- <sup>43</sup>J. Anaya, T. Bai, Y. Wang, C. Li, M. Goorsky, T. L. Bougher, L. Yates, Z. Cheng, S. Graham, K. D. Hobart, T. I. Feygelson, M. J. Tadjer, T. J. Anderson, B. B. Pate, and M. Kuball, "Simultaneous determination of the lattice thermal conductivity and grain/grain thermal resistance in polycrystalline diamond," Acta Mater. 139, 215–225 (2017).
- <sup>44</sup>O. A. Williams and M. Nesládek, "Growth and properties of nanocrystalline diamond films," Phys. Status Solidi A 203(13), 3375–3386 (2006).
- <sup>45</sup>A. Kriele, O. A. Williams, M. Wolfer, D. Brink, W. Müller-Sebert, and C. E. Nebel, "Tuneable optical lenses from diamond thin films," Appl. Phys. Lett. **95**(3), 031905 (2009).
- <sup>46</sup>Y. Cai, Y. Zhou, K. M. Lau, and K. J. Chen, "Control of threshold voltage of AlGaN/GaN HEMTs by fluoride-based plasma treatment: From depletion mode to enhancement mode," IEEE Trans. Electron Devices **53**(9), 2207–2214 (2006).
- <sup>47</sup>Y. Cai, Y. Zhou, K. J. Chen, and K. M. Lau, "High-performance enhancementmode AlGaN/GaN HEMTs using fluoride-based plasma treatment," IEEE Electron Device Lett. 26(7), 435–437 (2005).
- <sup>48</sup>K. Tetzner, E. Bahat Treidel, O. Hilt, A. Popp, S. Bin Anooz, G. Wagner, A. Thies, K. Ickert, H. Gargouri, and J. Wurfl, "Lateral 1.8 kV β-Ga<sub>2</sub>O<sub>3</sub> MOSFET With 155 MW/cm<sup>2</sup> power figure of merit," IEEE Electron Device Lett. **40**(9), 1503–1506 (2019).
- <sup>49</sup>J. B. Varley, J. R. Weber, A. Janotti, and C. G. Van De Walle, "Oxygen vacancies and donor impurities in β-Ga<sub>2</sub>O<sub>3</sub>," Appl. Phys. Lett. 97(14), 142106 (2010).
- <sup>50</sup>L. Yates, Z. Cheng, T. Bai, K. Hobart, M. Tadjer, T. I. Feygelson, B. B. Pate, M. Goorsky, and S. Graham, "Simultaneous evaluation of heat capacity and inplane thermal conductivity of nanocrystalline diamond thin films," Nanoscale Microscale Thermophys. Eng. 25(3–4), 166–178 (2021).
- <sup>51</sup>T. L. Bougher, L. Yates, C. F. Lo, W. Johnson, S. Graham, and B. A. Cola, "Thermal boundary resistance in GaN films measured by time domain thermoreflectance with robust Monte Carlo uncertainty estimation," Nanoscale Microscale Thermophys. Eng. 20(1), 22–32 (2016).